Dynamically adaptable architecture for real-time video processing
Nicolas Ngan, Eva Dokladalova, Mohamed Akil, Francois Contou-Carrére

To cite this version:
Nicolas Ngan, Eva Dokladalova, Mohamed Akil, Francois Contou-Carrére. Dynamically adaptable architecture for real-time video processing. IEEE International Symposium on Circuits and Systems (ISCAS’10), 2010, France. 10pp. hal-00622434

HAL Id: hal-00622434
https://hal-upec-upem.archives-ouvertes.fr/hal-00622434
Submitted on 21 Jun 2013

HAL is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers.

L’archive ouverte pluridisciplinaire HAL, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d’enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.
Dynamically adaptable architecture for real-time video processing

Nicolas Ngan*,†, Eva Dokladalova and Mohamed Akil
*Laboratoire Informatique Gaspard Monge, Equipe A3SI
Unite Mixte CNRS-UMLV-ESIEE (UMR 8049)
Emails: {ngann, e.dokladalova, akilm}@esiee.fr
†Sagem, Massy-Palaiseau
Groupe SAFRAN, France
Email: francois.contou-carrere@sagem.com

Abstract—In this paper, we present a new adaptable ring-based architecture for video processing applications. The proposed architecture allows handling pipelined and parallel organization of computation for multiple video flows. A simplified version with four nodes has been implemented on an FPGA for a video application to show the adaptation mechanism between a pipelined and parallel structure.

I. INTRODUCTION

In addition to the quality of image sensors, the modern portable video equipment needs a performant embedded computing system enabling more and more of advanced functionalities such as panoramic, picture-in-picture or image fusion applications. Those advanced video processing chains involve the management of multiple video flows depending on the spatial and temporal complexity of the application. Moreover, those complex applications have to be implemented in a variable but limited surface (depending of the portability of the system) and have to meet variable real-time constraint from 25 to 50 frames per second with an image size up to the 1080p HD resolution (1920x1080).

The last decades of research have shown that the performance and flexibility are determined by the balance between its programmability and reconfigurability levels (granularity) of computing systems [1]. In parallel to the highly parallelized architectures, lots of linear architectures has proven that dedicated pipelined architectures [2][3] are the most performant and natural structure for video-based system. However, pipelined architecture depth is always limited by the surface allowed on a chip and the only flexibility remains on the programmability of the processing elements. Furthermore, the size of the pipeline has a direct impact on the latency and the only solutions are to either increase the processing elements efficiency or bypass some processing elements to shorten the datapath which results a loss of computing power.

Despite the numerous dedicated architectures for different image processing problems, there are few systems considering the efficient processing multiple video flows. In general, the processing chains are duplicated or video chains are merged at different steps. This results a very specific system which excludes any major modification of the structure. Thus, in the context of image sensor evolution (resolution, pixel granularity, video acquisition speed) and as a consequence the video processing algorithms modifications, those rigid solutions could not be applied anymore except at a high development cost between each generation of equipment.

In order to deliver required performances and to offer the flexibility, the interconnections of computing resources has to be chosen very carefully. In the last few years, ring-based architectures become very trendy in audio [4], graphics [5][6], image such as [7] [8] [9] and general purpose applications [10][11]. These propositions allow to satisfy the performances but, unfortunately, most of those architectures are either unable to manage different parallel input flows or are simply not adapted for embedded systems. Thus, we propose to adapt the datapath for both pipeline and parallel execution according to the video application and the processing element.

In this paper, we present a new adaptable ring-based architecture for video processing applications. The proposed architecture allows handling pipelined and parallel organization of computation for multiple video flows. A simplified version with four nodes has been implemented on an FPGA for a video application to show the adaptation mechanism between a pipelined and parallel structure.

The paper is organized as follows. The Section II presents processing patterns in modern applications and resulting architecture specifications. The architecture proposition is described in Section III and its first FPGA implementation is proposed in Section IV.

II. SPECIFICATIONS FOR EFFICIENT ARCHITECTURE DESIGN

From the discussion in the Introduction, we can conclude that design of the efficient computing pipeline is the most important aspect to keep performance but it has to be flexible enough to handle the multiple possible situations such as video loop-back, multiple inputs pipeline execution mode or multiple dependencies. In this paper, we call a pipeline a highly optimized datapath used to connect in a series computing resources in order to process a given data flow. We say that it is full dedicated solution when the length of used pipeline is minimal and the obtained computing latency is minimal.

The analysis of numerous video processing chain has allowed to identify several repetitive data flow patterns, representing the most frequent pipeline implementations. Let \( T_i \) the tasks to be executed, then the different implementations can be illustrated as follows:
**Pipeline**: it is the most performant and memory cost efficient method. It allows to store and process directly on the flow. Figure 1 illustrates this execution mode. The arrows represent the data dependencies between tasks.

![Pipeline](image1)

Fig. 1. Basic Video Pipe from Task 0 to Task 3

**Multiple pipeline**: some video applications need different input flows of the same nature to be combined such as creating a panoramic with several images or incrust a picture in another (picture-in-picture technique). In this execution mode, multiple flows have to be processed and synchronised according to the tasks (Figure 2).

![Multiple pipeline](image2)

Fig. 2. Video Pipe with multiple input data flows

**Multiple pipeline with parallel tasks**: this pattern adds new tasks in the video processing chain and those new tasks could be simply chained with the others (increasing the pipeline) or need to work in parallel of the main video processing flow. They can also create new data dependencies as shown in Figure 3.

![Multiple pipeline with parallel tasks](image3)

Fig. 3. Video Pipe with a Task 4 and 5

**Frame loopbacks execution mode**: the video processing chain might require to buffer several image frames.

![Frame loopbacks](image4)

Fig. 4. Video Pipe with frame buffer requests

Let us consider that each task $T_i$ is implemented in a Processing Element $PE_i$. The main idea of the adaptation is to morph dynamically between the different data flow patterns (Fig. 1-4). The principle is also partially shown in Figure 5. For multi-tasking purposes, this adaptation should load or unload the pipeline from PEs dynamically and use the unloaded ones to realize parallel processing on different data flows.

Those adaptations can only be done physically by adding some additional dedicated hardwares (called $DFRs$ i.e. DataFlow Routers) to create the different connections allowed between PEs.

We propose to interface the PEs with DataFlow Routers ($DFRs$) which are interconnected on a traditional ring structure. All datapath modifications are realized inside the DataFlow Routers. We call $DFR_{I/O}$ a $DFR$ node equipped with external input and output video flows. The ring topology has the advantage to be relatively simple to implement and each node has only and always two neighbours which means that routers and interconnections can be implemented at a limited cost [12] compared to much more complex mesh structures. The structure can be used in a standard pipeline style computation. In addition, in the case of high area constraint, the ring topology facilitates the modifications of PEs (internal parallelization strategy or increasing the working frequency to keep the video rate).

III. ARCHITECTURE PRESENTATION

The proposed architecture is described in Figure 6. It is composed of $DFR$ and $DFR_{I/O}$ nodes linked together forming a ring topology. Note that $N_{DFR}$ and $N_{DFR_{I/O}}$ represent the number of each $DFR$ nodes type. To be able to interface directly $K$ video sources, we use $K + 1$ rings: $K$ unidirectional data flow rings (main video channels) and one ring in the inverse direction to synchronize the flow and to communicate some information or processing elements states.

![Global architecture](image5)

Fig. 6. Global architecture: $N_{DFR} = 3$, $N_{DFR_{I/O}} = 1$ and $K = 3$

A. Architecture description

1) DataFlow Router: A DataFlow Router (Figure 7) is in charge of redirecting all the video data flows required for its
DataFlow Router for a specified video channel. The video tasks for the following frames. It dynamically configure the pipeline from one processing element to do some parallel the input videos. The controller can decide to unload the flows from the frame buffer server which capture permanently is configured for video loopbacks or not. It can request video I/O (DFR) part) by setting the DFR pixel counters.

Connected PE. Its main actions are switching input data flows from video channels, PE and memory. The router contains buffers to synchronize input flows, multiplexers, configuration registers and pixel counters to track the status of the processing element video output. It receives a command from the global controller containing its routing configuration and potential PE modification information. The DataFlow Router I/O (DFR) has a similar structure but is dedicated to video inputs-outputs and contains line buffers for each video channel.

2) Frame Buffer Server: The Frame Buffer Server stores all the frames needed for the video processing chain and results from PEs. It is a shared memory composed by several buffer memory slots dedicated to each PEs and those slots could be exchanged to share frame results. A frame buffer server controller manages all the frame requests from the global controller for the PEs.

3) Global controller: The global controller contains the video processing chain sequence and all the router adaptation required. Its role is to configure all the routers in the architecture and make all the necessary memory request to the frame server to give the right video flow when needed. At the beginning, the controller configures every router for each video channel (parallel or pipeline mode) and the DFR is configured for video loopbacks or not. It can request video flows from the frame buffer server which capture permanently the input videos. The controller can decide to unload the pipeline from one processing element to do some parallel tasks for the following frames. It dynamically configure the DataFlow Router for a specified video channel. The video channel bypasses the router and the processing element can work transparently on a video data flow from memory. The DFR reports to the controller that the PE task is done when the processed pixel counters for the processing element is reached. Let \( T_{\text{COM}} \) the time for the controller to sets the DFR configuration registers, the processing element task and the quantity of pixels to process (a complete frame or frame part) by setting the DFR pixel counters. \( T_{\text{DFR}} \) is the DFR reconfiguration time and \( T_{\text{PE}} \) the processing element one. The total adaptation time \( T_{\text{ad}} \) for a DFR is the sum of those times (1).

\[
T_{\text{ad}}(i) = T_{\text{COM}}(i) + T_{\text{DFR}}(i) + T_{\text{PE}}(i) \tag{1}
\]

4) Processing Elements: Each PE can accept up to three different video flows to be combined and it outputs the processed video flow. In this paper, PEs can be considered as black boxes and all the local memory managements is done inside them according to the input video flows from different sources.

IV. FPGA IMPLEMENTATION

We propose to implement a video application illustrated by Figure 8 combining several pipelined image filters. It inputs two video flows that are combined in \( T_3 \). We will then compare the performance of our solution compared to a full dedicated one. To implement in a three-nodes solution for instance, we divide the application in two parts: a pipeline part and a parallel part. Those two computing parts will be temporally multiplexed in the ring and our structure has to be dynamically adapted to realize the different datapaths.

![Video application example](image)

Obviously, making a loop with less PEs will have an impact in the global latency unless we can increase the frequency. Our goal is to show that with only three PEs, it is possible to implement the application above by one video loopback and a pipeline-parallel adaptation with our proposed structure.

A. Implementation

This design has been implemented on an Altera Stratix III EP3SL150 FPGA (150K logic elements) [13]. To test our proposition, we prototype the architecture with three DFR nodes \( N_{\text{DFR}} = 3 \), one DFR I/O \( N_{\text{DFR}_{\text{i/o}}} = 1 \) and three main video channels \( K = 3 \) as illustrated in Figure 6 and 7.

B. Surface and Performance results

Let \( S_{\text{DFR}} \) and \( S_{\text{DFR}_{\text{i/o}}} \) the surface occupied by DFR and DFR I/O respectively. \( S_{\text{ctrl}} \) is the surface of the controllers and the communication links. The surface overhead cost \( S_{\text{cost}} \) compared to a full dedicated implementation is given in Equation (2).

\[
S_{\text{cost}} = \sum_{i=1}^{N_{\text{DFR}}} S_{\text{DFR}}(i) + \sum_{j=1}^{N_{\text{DFR}_{\text{i/o}}}} S_{\text{DFR}_{\text{i/o}}}(j) + S_{\text{ctrl}} \tag{2}
\]

Results in FPGA surface are shown in Table I and \( S_{\text{cost}} \) represents 762 Logic Elements (LEs) for our implementation. Similar PEs of 1452 LEs are used and a global surface comparison is given in Table II. Let \( \text{Lat}_{\text{DFR}} \) the latency
between two neighbours PEs across the routers and $Lat_{PE}(i)$ the latency for $PE_i$. For our implementation, the PEs are dedicated structure that works on the flow and changing the functionality of a PE is simply done by switching coefficients ($T_{PE}(i) = 1$). We also use PEs which have the same latency ($Lat_{PE}(i) = 18$ clock cycles). The global controller is dedicated to the structure with specific input and output ports and finite state machines. All the DFRs have a direct connection on the global controller ($T_{COM}(i) = 3$) and the DFR modifications are done by multiplexers controlled by registers ($T_{DFR}(i) = 2$ and $Lat_{DFR} = 2$). Consequently, $T_{ad} = 6$ clock cycles for our implementation.

Figure 9 shows the pixel outputs of each PEs for a burst of pixels from a 1080p image (burst size = 2190). We can notice the processing time and the latency comparison between a full dedicated solution and our adaptable solution. We can see in this figure that $Lat_{DFR}$ is negligible or even hidden by PEs latencies. Note that our solution needs an additional buffering (during $T_{BufferPE}$) in DFR$_{1/0}$ to realize the data loopback. We measured a latency of 1998 clock cycles (it is related to burst size value) with three DFR nodes. However, by keeping the same structure and using six DFR nodes, we have similar performances in latency compared to the full dedicated one as shown in Figure 9 because $Lat_{DFR}$ is negligible. Note that Video in 0 from Figure 8, is directly stored in the frame buffer and injected when needed on the right node for $T_3$ contrary to a full dedicated structure with a fixed size buffer for synchronization.

From this implementation, we can conclude three things: First, for a given application, we could use the right number of nodes to get performance close to a full dedicated structure and when needed, by keeping the same structure, our system can work with less number of nodes by making several video loopbacks thanks to the ring structure and the pipeline-parallel adaptation mechanism. Thus, the remaining nodes can work on others tasks in parallel. Secondly, our system can work on different parallel video flows and the PEs can work transparently without knowing the source either from a PE or the frame server which is important for design reuse. Finally, depending on the PE complexity in time and surface, we show that the cost in surface for implementing our proposition is relatively interesting for gaining such flexibility on datapath and performance.

V. Conclusion

In this paper, we have presented an adaptable ring-based architecture proposition that could handle both pipeline and parallel processing in the same application for an input video flow. A simplified version with four nodes has been designed on an FPGA for a video application with two video flow inputs showing the parallel-pipeline adaptation mechanisms. Future works will focus on the study of scalability of the structure. Consumption aspects will also be analyzed.

REFERENCES